

## 20 Ampere Ultrafast RF MOSFET Driver With Kelvin Connection

### **Features**

- Built using the advantages and compatibility of CMOS and IXYS HDMOS™ processes
- · Latch-Up Protected
- High Peak Output Current: 20A Peak
- Wide Operating Range: 8V to 30V
- · Rise and Fall Times of <4ns
- Minimum Pulse Width of 8nsHigh Capacitive Load
- High Capacitive Load
   Drive Capability: 4nF in <4ns</li>
- · Matched Rise and Fall Times
- · 32ns Input to Output Delay Time
- Low Output Impedance
- · Low Quiescent Supply Current
- · Kelvin input ground connection
- · Reduced internal inductance



## **Applications**

- Driving RF MOSFETs
- Class D or E Switching Amplifier Drivers
- Multi-MHz Switch Mode Power Supplies (SMPS)
- · Pulse Generators
- Acoustic Transducer Drivers
- · Pulsed Laser Diode Drivers
- Pulse Transformer Driver

### **Description**

The DEIC421 is a CMOS high speed high current gate driver specifically designed to drive MOSFETs in Class D, E, and RF applications at up to 45MHz, as well as other applications requiring ultrafast rise and fall times or short minimum pulse widths. The DEIC421 is an improved version of the DEIC420. The DEIC421 has a Kelvin ground connection on the input side to allow the use of a common mode choke to avoid problems with ground bounce. The internal layout of the package has been improved to reduce inductance. The DEIC421 can source and sink 20A of peak current while producing voltage rise and fall times of less than 4ns, and minimum pulse widths of 8ns. The input of the driver is compatible with +5V or CMOS and is fully immune to latch up over the entire operating range. Its features and wide safety margin in operating voltage and power make the DEIC421 unmatched in performance and value.

The DEIC421 is packaged in DEI's new 7 leaded low inductance RF package. The DEIC421 is a surface-mount device, and incorporates patented<sup>(1)</sup> RF layout techniques to minimize stray lead inductances for optimum switching performance.

(1) DEI U.S. Patent #4,891,686

Figure 1 - DEIC421 Functional Diagram





## **Absolute Maximum Ratings**

| Parameter                   | Value                          |  |
|-----------------------------|--------------------------------|--|
| Supply Voltage              | 30V                            |  |
| Input Pin                   | -5V to V <sub>CC</sub> +0.3V   |  |
| All Other Pins              | -0.3V to V <sub>CC</sub> +0.3V |  |
| Power Dissipation           |                                |  |
| T <sub>AMBIENT</sub> ≤ 25°C | 2W                             |  |
| Tcase ≤ 25°C                | 100W                           |  |
|                             |                                |  |

| Parameter                                                | Value         |  |  |
|----------------------------------------------------------|---------------|--|--|
| Storage Temperature                                      | 65°C to 150°C |  |  |
| Soldering Lead Temperature (10 seconds maximum)          | 300°C         |  |  |
| Maximum Junction Temperature                             | 150°C         |  |  |
| Operating Temperature Range                              | -40°C to 85°C |  |  |
| Thermal Impedance Rth <sub>(JC)</sub> (Junction to Case) | 1.3°C/W       |  |  |

### **Electrical Characteristics**

Unless otherwise noted,  $T_A$  = 25 °C, 8V ≤  $V_{CC}$  ≤ 30V. All voltage measurements with respect to DGND. DEIC421 configured as described in *Test Conditions*.

| Symbol            | Parameter                                 | Test Conditions                                                                                                  | Min                 | Тур      | Max                   | Units          |
|-------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------|----------|-----------------------|----------------|
| V <sub>IH</sub>   | High input voltage                        |                                                                                                                  | 3.5                 |          |                       | V              |
| V <sub>IL</sub>   | Low input voltage                         |                                                                                                                  |                     |          | 0.8                   | V              |
| V <sub>IN</sub>   | Input voltage range                       |                                                                                                                  | -5                  |          | V <sub>CC</sub> + 0.3 | V              |
| I <sub>IN</sub>   | Input current                             | $0V \le V_{IN} \le V_{CC}$                                                                                       | -10                 |          | 10                    | mA             |
| V <sub>OH</sub>   | High output voltage                       | \                                                                                                                | V <sub>CC</sub> 025 |          |                       | V              |
| V <sub>OL</sub>   | Low output voltage                        |                                                                                                                  |                     |          | 0.025                 | V              |
| R <sub>OH</sub>   | Output resistance @ output high           | I <sub>OUT</sub> = 10mA, V <sub>CC</sub> = 15V                                                                   |                     | 0.4      | 0.6                   | Ω              |
| R <sub>OL</sub>   | Output resistance @ output low            | I <sub>OUT</sub> = 10mA, V <sub>CC</sub> = 15V                                                                   |                     | 0.4      | 0.6                   | Ω              |
| I <sub>PEAK</sub> | Peak output current                       | V <sub>CC</sub> = 15V                                                                                            |                     | 20       |                       | Α              |
| I <sub>DC</sub>   | Continuous output current                 |                                                                                                                  |                     |          | 4                     | А              |
| $f_{MAX}$         | Maximum frequency                         | $C_L = 4nF, V_{CC} = 15V$                                                                                        |                     |          | 45                    | MHz            |
| t <sub>R</sub>    | Rise time <sup>(1)</sup>                  | $C_L = 1nF, V_{CC} = 15V, V_{OH} = 2V \text{ to } 12V$<br>$C_L = 4nF, V_{CC} = 15V, V_{OH} = 2V \text{ to } 12V$ |                     | 3<br>4   |                       | ns<br>ns       |
| t <sub>F</sub>    | Fall time <sup>(1)</sup>                  | $C_L = 1nF, V_{CC} = 15V, V_{OH} = 12V \text{ to } 2V$<br>$C_L = 4nF, V_{CC} = 15V, V_{OH} = 12V \text{ to } 2V$ |                     | 3<br>3.5 |                       | ns<br>ns       |
| tondly            | On-time propagation delay <sup>(1)</sup>  | C <sub>L</sub> = 4nF, V <sub>CC</sub> = 15V                                                                      |                     | 32       | 38                    | ns             |
| toffdly           | Off-time propagation delay <sup>(1)</sup> | $C_L = 4nF, V_{CC} = 15V$                                                                                        |                     | 29       | 35                    | ns             |
| P <sub>Wmin</sub> | Minimum pulse width                       | FWHM, $C_L = 1nF$ , $V_{CC} = 15V$<br>+3V to +3V, $C_L = 1nF$ , $V_{CC} = 15V$                                   |                     | 8<br>9   |                       | ns<br>ns       |
| V <sub>cc</sub>   | Power supply voltage                      |                                                                                                                  | 8                   | 15       | 30                    | V              |
| I <sub>cc</sub>   | Power supply current                      | $V_{IN} = 3.5V$ $V_{IN} = 0V$ $V_{IN} = +V_{CC}$                                                                 |                     | 1<br>0   | 3<br>10<br>10         | mΑ<br>μΑ<br>μΑ |

<sup>(1)</sup>Refer to Figures 2 and 3



### **Lead Description**

| SYMBOL | FUNCTION       | DESCRIPTION                                                                                                                 |  |  |
|--------|----------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|
| VCC    | Supply Voltage | Positive power-supply voltage input. These leads provide power to the entire chip. The range for this voltage is 8V to 30V. |  |  |
| IN     | Input          | Input signal. TTL and CMOS compatible. 5V to 8V optimum.                                                                    |  |  |
| IN GND | Input Ground   | Input ground Kelvin connection.                                                                                             |  |  |
| OUT    | Output         | Driver output. For application purposes, this lead is connected directly to the gate of a MOSFET.                           |  |  |
| GND    | Power Ground   | Power grounds should be connected to a low noise analog ground plane for optimum performance.                               |  |  |

**Note:** Operating the device beyond parameters with listed "absolute maximum ratings" may cause permanent damage to the device. Typical values indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. The guaranteed specifications apply only for the test conditions listed. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

CAUTION: These devices are sensitive to electrostatic discharge; follow proper ESD procedures when handling and assembling this component.

Figure 2 - Characteristics Test Diagram



Figure 3 - Timing Diagram



### Typical Performance Characteristics



















### **Typical Output Waveforms**

Unless otherwise noted, all waveforms are taken driving a 1nF load, 1 MHz repetition frequency, V<sub>CC</sub> = 15V, case temperature = 25°C

















## **Applications Information**

#### Introduction

Circuits capable of very high switching speeds and high frequency operation require close attention to several important issues. Key elements include circuit loop inductance, Vcc bypassing, and grounding.

#### **Circuit Loop Inductance**

The Vcc to Vcc Ground current path defines the loop which will generate the inductive term. This loop must be kept as short as possible. The output lead must be no further than 0.375 inches (9.5mm) from the gate of the MOSFET. Furthermore, the output ground leads must provide a balanced symmetric coplanar ground return for optimum operation.

#### Vcc Bypassing

In order to turn a MOSFET on properly, the DEIC421 must be able to draw up to 20A of current from the Vcc power supply in 2-6ns (depending upon the input capacitance of the MOSFET being driven). Good performance requires very low impedance between the driver and the power supply. The most common method of achieving this low impedance is to bypass the power supply at the driver with a capacitance value much larger than the load capacitance. Usually, this is achieved by placing two or three different types of bypassing capacitors, with complementary impedance curves, very close to the driver itself. (These capacitors should be carefully selected, low inductance, low resistance, high-pulse-current-service capacitors.) Care should be taken to keep the lengths of the leads between these bypass capacitors and the DEIC421 to an absolute minimum.

The bypassing should be comprised of several values of chip capacitors symmetrically placed on either side of the IC. Recommended values are .01uF and .47uF chips and at least two 4.7uF tantalums.

### Grounding

In order for the design to turn the load off properly, the DEIC421 must be able to drain this 20A of current into an adequate grounding system. There are two paths for returning current that need to be considered: Path #1 is between the DEIC421 and its load, and path #2 is between the DEIC421 and its power supply. Both of these paths should be as low in resistance and inductance as possible, and thus as short as practical.

The DEI421 has separate ground leads for input and power which allows the addition of a common mode choke in the input and input ground leads (see Fig. 2).

The common mode choke will provide a means of preventing ground bounce from affect the input to the driver. The selection of the common mode choke is related to the device being driven, the board layout, and the Vcc bypassing.

#### **Output Lead Inductance**

Of equal importance to supply bypassing and grounding are issues related to the output lead inductance. Every effort should be made to keep the leads between the driver and its load as short and wide as possible, and treated as coplanar transmission lines.

In configurations where the optimum configuration of circuit layout and bypassing cannot be used, a series resistance of a few ohms in the gate lead may be necessary to prevent ringing.

#### **Heat Sinking**

For high power operation, the bottom side metalized substrate should be placed in compression against an appropriate heat sink. The substrate is metalized for improved heat dissipation, and is not electrically connected to the device or to ground.

See the DEI technical note "DE-Series MOSFET and IC Mounting Instructions" on the IXYSRF website at www.ixysrf.com for detailed mounting instructions.



## Figure 18 - DEIC421 Package Outline







IXYS RF An IXYS Company 2401 Research Blvd. Ste. 108, Ft. Collins, CO 80526 Tel: 970-493-1901; Fax: 970-493-1903

e-mail: deiinfo@directedenergy.com

www.directedenergy.com

| IXYS RF reserves the right to change limits, test conditions and dimensions without notice. IXYS RF MOSFETS are covered by one or more of the following U.S. patents: |           |           |           |           |           |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-----------|-----------|-----------|--|
| 4,835,592                                                                                                                                                             | 4,860,072 | 4,881,106 | 4,891,686 | 4,931,844 | 5,017,508 |  |
| 5,034,796                                                                                                                                                             | 5,049,961 | 5,063,307 | 5,187,117 | 5,237,481 | 5,486,715 |  |
| 5,381,025                                                                                                                                                             | 5,640,045 | 6,404,065 | 6,583,505 | 6,710,463 | 6,727,585 |  |
| 6,731,002                                                                                                                                                             |           |           |           |           |           |  |